; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc -verify-machineinstrs < %s -mcpu=pwr7 -mattr=+vsx | FileCheck %s ; RUN: llc -verify-machineinstrs < %s -mcpu=pwr7 -mattr=+vsx -fast-isel -O0 | \ ; RUN: FileCheck -check-prefix=CHECK-FISL %s target datalayout = "E-m:e-i64:64-n32:64" target triple = "powerpc64-unknown-linux-gnu" declare <2 x double> @sv(<2 x double>, <2 x i64>, <4 x float>) #0 define <2 x double> @main(<4 x float> %a, <2 x double> %b, <2 x i64> %c) #1 { entry: %ca = tail call <2 x double> @sv(<2 x double> %b, <2 x i64> %c, <4 x float> %a) %v = fadd <2 x double> %ca, <double 1.0, double 1.0> ret <2 x double> %v ; CHECK-LABEL: @main ; CHECK-DAG: vmr [[V:[0-9]+]], 2 ; CHECK-DAG: vmr 2, 3 ; CHECK-DAG: vmr 3, 4 ; CHECK-DAG: vmr 4, [[V]] ; CHECK: bl sv ; CHECK: lxvd2x [[VC:[0-9]+]], ; CHECK: xvadddp 34, 34, [[VC]] ; CHECK: blr ; CHECK-FISL-LABEL: @main ; CHECK-FISL: stxvd2x 36, 1, 3 ; CHECK-FISL: vmr 4, 3 ; CHECK-FISL: lxvd2x 35, 1, 3 ; CHECK-FISL: 3, 144 ; CHCEK-FISL: stxvd2x 36, 1, 3 ; CHECK-FISL: vmr 4, 2 ; CHECK-FISL: bl sv ; CHECK-FISL: lxvd2x [[VC:[0-9]+]], ; CHECK-FISL: xvadddp 34, 34, [[VC]] ; CHECK-FISL: blr } attributes #0 = { noinline nounwind readnone } attributes #1 = { nounwind }