; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py ; RUN: llc < %s -mtriple=i686-unknown-unknown | FileCheck %s --check-prefix=X32 ; RUN: llc < %s -mtriple=x86_64-unknown-unknown | FileCheck %s --check-prefix=X64 define <2 x i256> @test_shl(<2 x i256> %In) { ; X32-LABEL: test_shl: ; X32: # %bb.0: ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shldl $2, %ecx, %edx ; X32-NEXT: movl %edx, 60(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: shldl $2, %edx, %ecx ; X32-NEXT: movl %ecx, 56(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shldl $2, %ecx, %edx ; X32-NEXT: movl %edx, 52(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: shldl $2, %edx, %ecx ; X32-NEXT: movl %ecx, 48(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shldl $2, %ecx, %edx ; X32-NEXT: movl %edx, 44(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: shldl $2, %edx, %ecx ; X32-NEXT: movl %ecx, 40(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shldl $2, %ecx, %edx ; X32-NEXT: movl %edx, 36(%eax) ; X32-NEXT: shll $2, %ecx ; X32-NEXT: movl %ecx, 32(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shll $31, %ecx ; X32-NEXT: movl %ecx, 28(%eax) ; X32-NEXT: movl $0, 24(%eax) ; X32-NEXT: movl $0, 20(%eax) ; X32-NEXT: movl $0, 16(%eax) ; X32-NEXT: movl $0, 12(%eax) ; X32-NEXT: movl $0, 8(%eax) ; X32-NEXT: movl $0, 4(%eax) ; X32-NEXT: movl $0, (%eax) ; X32-NEXT: retl $4 ; ; X64-LABEL: test_shl: ; X64: # %bb.0: ; X64-NEXT: movq %rdi, %rax ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rcx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rdx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rdi ; X64-NEXT: shldq $2, %rcx, %rdx ; X64-NEXT: shldq $2, %rdi, %rcx ; X64-NEXT: shldq $2, %r9, %rdi ; X64-NEXT: shlq $63, %rsi ; X64-NEXT: shlq $2, %r9 ; X64-NEXT: movq %rdx, 56(%rax) ; X64-NEXT: movq %rcx, 48(%rax) ; X64-NEXT: movq %rdi, 40(%rax) ; X64-NEXT: movq %r9, 32(%rax) ; X64-NEXT: movq %rsi, 24(%rax) ; X64-NEXT: xorps %xmm0, %xmm0 ; X64-NEXT: movaps %xmm0, (%rax) ; X64-NEXT: movq $0, 16(%rax) ; X64-NEXT: retq %Amt = insertelement <2 x i256> <i256 1, i256 2>, i256 255, i32 0 %Out = shl <2 x i256> %In, %Amt ret <2 x i256> %Out } define <2 x i256> @test_srl(<2 x i256> %In) { ; X32-LABEL: test_srl: ; X32: # %bb.0: ; X32-NEXT: pushl %ebp ; X32-NEXT: .cfi_def_cfa_offset 8 ; X32-NEXT: pushl %ebx ; X32-NEXT: .cfi_def_cfa_offset 12 ; X32-NEXT: pushl %edi ; X32-NEXT: .cfi_def_cfa_offset 16 ; X32-NEXT: pushl %esi ; X32-NEXT: .cfi_def_cfa_offset 20 ; X32-NEXT: subl $8, %esp ; X32-NEXT: .cfi_def_cfa_offset 28 ; X32-NEXT: .cfi_offset %esi, -20 ; X32-NEXT: .cfi_offset %edi, -16 ; X32-NEXT: .cfi_offset %ebx, -12 ; X32-NEXT: .cfi_offset %ebp, -8 ; X32-NEXT: movl {{[0-9]+}}(%esp), %ebx ; X32-NEXT: movl {{[0-9]+}}(%esp), %edi ; X32-NEXT: movl {{[0-9]+}}(%esp), %esi ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: movl {{[0-9]+}}(%esp), %ebp ; X32-NEXT: movl %ebx, %ecx ; X32-NEXT: shldl $28, %edi, %ecx ; X32-NEXT: movl %ecx, {{[-0-9]+}}(%e{{[sb]}}p) # 4-byte Spill ; X32-NEXT: shldl $28, %esi, %edi ; X32-NEXT: shldl $28, %edx, %esi ; X32-NEXT: shldl $28, %eax, %edx ; X32-NEXT: shldl $28, %ebp, %eax ; X32-NEXT: movl %eax, (%esp) # 4-byte Spill ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: shldl $28, %eax, %ebp ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shrdl $4, %eax, %ecx ; X32-NEXT: shrl $4, %ebx ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: movl %ebx, 60(%eax) ; X32-NEXT: movl {{[-0-9]+}}(%e{{[sb]}}p), %ebx # 4-byte Reload ; X32-NEXT: movl %ebx, 56(%eax) ; X32-NEXT: movl %edi, 52(%eax) ; X32-NEXT: movl %esi, 48(%eax) ; X32-NEXT: movl %edx, 44(%eax) ; X32-NEXT: movl (%esp), %edx # 4-byte Reload ; X32-NEXT: movl %edx, 40(%eax) ; X32-NEXT: movl %ebp, 36(%eax) ; X32-NEXT: movl %ecx, 32(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shrl $31, %ecx ; X32-NEXT: movl %ecx, (%eax) ; X32-NEXT: movl $0, 28(%eax) ; X32-NEXT: movl $0, 24(%eax) ; X32-NEXT: movl $0, 20(%eax) ; X32-NEXT: movl $0, 16(%eax) ; X32-NEXT: movl $0, 12(%eax) ; X32-NEXT: movl $0, 8(%eax) ; X32-NEXT: movl $0, 4(%eax) ; X32-NEXT: addl $8, %esp ; X32-NEXT: .cfi_def_cfa_offset 20 ; X32-NEXT: popl %esi ; X32-NEXT: .cfi_def_cfa_offset 16 ; X32-NEXT: popl %edi ; X32-NEXT: .cfi_def_cfa_offset 12 ; X32-NEXT: popl %ebx ; X32-NEXT: .cfi_def_cfa_offset 8 ; X32-NEXT: popl %ebp ; X32-NEXT: .cfi_def_cfa_offset 4 ; X32-NEXT: retl $4 ; ; X64-LABEL: test_srl: ; X64: # %bb.0: ; X64-NEXT: movq %rdi, %rax ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rcx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rdx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rsi ; X64-NEXT: shrdq $4, %rsi, %r9 ; X64-NEXT: shrdq $4, %rcx, %rsi ; X64-NEXT: shrq $63, %r8 ; X64-NEXT: shrdq $4, %rdx, %rcx ; X64-NEXT: shrq $4, %rdx ; X64-NEXT: movq %rdx, 56(%rdi) ; X64-NEXT: movq %rcx, 48(%rdi) ; X64-NEXT: movq %rsi, 40(%rdi) ; X64-NEXT: movq %r9, 32(%rdi) ; X64-NEXT: movq %r8, (%rdi) ; X64-NEXT: xorps %xmm0, %xmm0 ; X64-NEXT: movaps %xmm0, 16(%rdi) ; X64-NEXT: movq $0, 8(%rdi) ; X64-NEXT: retq %Amt = insertelement <2 x i256> <i256 3, i256 4>, i256 255, i32 0 %Out = lshr <2 x i256> %In, %Amt ret <2 x i256> %Out } define <2 x i256> @test_sra(<2 x i256> %In) { ; X32-LABEL: test_sra: ; X32: # %bb.0: ; X32-NEXT: pushl %ebp ; X32-NEXT: .cfi_def_cfa_offset 8 ; X32-NEXT: pushl %ebx ; X32-NEXT: .cfi_def_cfa_offset 12 ; X32-NEXT: pushl %edi ; X32-NEXT: .cfi_def_cfa_offset 16 ; X32-NEXT: pushl %esi ; X32-NEXT: .cfi_def_cfa_offset 20 ; X32-NEXT: subl $8, %esp ; X32-NEXT: .cfi_def_cfa_offset 28 ; X32-NEXT: .cfi_offset %esi, -20 ; X32-NEXT: .cfi_offset %edi, -16 ; X32-NEXT: .cfi_offset %ebx, -12 ; X32-NEXT: .cfi_offset %ebp, -8 ; X32-NEXT: movl {{[0-9]+}}(%esp), %ebx ; X32-NEXT: movl {{[0-9]+}}(%esp), %edi ; X32-NEXT: movl {{[0-9]+}}(%esp), %esi ; X32-NEXT: movl {{[0-9]+}}(%esp), %edx ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: movl {{[0-9]+}}(%esp), %ebp ; X32-NEXT: movl %ebx, %ecx ; X32-NEXT: shldl $26, %edi, %ecx ; X32-NEXT: movl %ecx, {{[-0-9]+}}(%e{{[sb]}}p) # 4-byte Spill ; X32-NEXT: shldl $26, %esi, %edi ; X32-NEXT: shldl $26, %edx, %esi ; X32-NEXT: shldl $26, %eax, %edx ; X32-NEXT: shldl $26, %ebp, %eax ; X32-NEXT: movl %eax, (%esp) # 4-byte Spill ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: shldl $26, %eax, %ebp ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: shrdl $6, %eax, %ecx ; X32-NEXT: sarl $6, %ebx ; X32-NEXT: movl {{[0-9]+}}(%esp), %eax ; X32-NEXT: movl %ebx, 60(%eax) ; X32-NEXT: movl {{[-0-9]+}}(%e{{[sb]}}p), %ebx # 4-byte Reload ; X32-NEXT: movl %ebx, 56(%eax) ; X32-NEXT: movl %edi, 52(%eax) ; X32-NEXT: movl %esi, 48(%eax) ; X32-NEXT: movl %edx, 44(%eax) ; X32-NEXT: movl (%esp), %edx # 4-byte Reload ; X32-NEXT: movl %edx, 40(%eax) ; X32-NEXT: movl %ebp, 36(%eax) ; X32-NEXT: movl %ecx, 32(%eax) ; X32-NEXT: movl {{[0-9]+}}(%esp), %ecx ; X32-NEXT: sarl $31, %ecx ; X32-NEXT: movl %ecx, 28(%eax) ; X32-NEXT: movl %ecx, 24(%eax) ; X32-NEXT: movl %ecx, 20(%eax) ; X32-NEXT: movl %ecx, 16(%eax) ; X32-NEXT: movl %ecx, 12(%eax) ; X32-NEXT: movl %ecx, 8(%eax) ; X32-NEXT: movl %ecx, 4(%eax) ; X32-NEXT: movl %ecx, (%eax) ; X32-NEXT: addl $8, %esp ; X32-NEXT: .cfi_def_cfa_offset 20 ; X32-NEXT: popl %esi ; X32-NEXT: .cfi_def_cfa_offset 16 ; X32-NEXT: popl %edi ; X32-NEXT: .cfi_def_cfa_offset 12 ; X32-NEXT: popl %ebx ; X32-NEXT: .cfi_def_cfa_offset 8 ; X32-NEXT: popl %ebp ; X32-NEXT: .cfi_def_cfa_offset 4 ; X32-NEXT: retl $4 ; ; X64-LABEL: test_sra: ; X64: # %bb.0: ; X64-NEXT: movq %rdi, %rax ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rcx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rdx ; X64-NEXT: movq {{[0-9]+}}(%rsp), %rsi ; X64-NEXT: shrdq $6, %rsi, %r9 ; X64-NEXT: shrdq $6, %rcx, %rsi ; X64-NEXT: sarq $63, %r8 ; X64-NEXT: shrdq $6, %rdx, %rcx ; X64-NEXT: sarq $6, %rdx ; X64-NEXT: movq %rdx, 56(%rdi) ; X64-NEXT: movq %rcx, 48(%rdi) ; X64-NEXT: movq %rsi, 40(%rdi) ; X64-NEXT: movq %r9, 32(%rdi) ; X64-NEXT: movq %r8, 24(%rdi) ; X64-NEXT: movq %r8, 16(%rdi) ; X64-NEXT: movq %r8, 8(%rdi) ; X64-NEXT: movq %r8, (%rdi) ; X64-NEXT: retq %Amt = insertelement <2 x i256> <i256 5, i256 6>, i256 255, i32 0 %Out = ashr <2 x i256> %In, %Amt ret <2 x i256> %Out }